## Bachelor of Computer Application (Semester - 1 and Semester - 2) Saurashtra University Effective from June - 2016

| CS-09: COMPUTER ORGANIZATION AND ARCHITECTURE             |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|-----------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Objective: To learn how hardware of computer system works |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| Unit<br>No.                                               | Topic                      | Detail                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 1                                                         | Digital Logic<br>Circuits  | <ul> <li>Logic Gates         <ul> <li>AND,OR,NOT,NAND,NOR,XOR, Exclusive NOR gates</li> </ul> </li> <li>Boolean Algebra         <ul> <li>Boolean algebra?</li> <li>Boolean variable and Boolean function (Analog and Digital Signals)</li> <li>Truth table</li> <li>Postulates</li> <li>Theorem related to postulates</li> <li>Simplified Boolean function using postulates and draw logical diagram of simplified function</li> <li>Simplified Boolean function using Karnaugh map method with DON'T CARE condition</li> </ul> </li> <li>Sequential And Combinational Circuits         <ul> <li>Clock pulses</li> <li>Combinational circuit, sequential circuit and adder</li> </ul> </li> <li>Flip Flops</li> </ul> |  |  |
|                                                           |                            | <ul><li>SR, Clocked SR, D, JK, JK – Master Slave, T</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|                                                           | B' to I                    | Universal Gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 2                                                         | Digital<br>Component       | <ul> <li>Integrated Circuits</li> <li>Decoders (2 X 4, 3 X 8)</li> <li>Encoders (Octal to Binary – 8 X 3)</li> <li>Multiplexer (4 X 1)</li> <li>Demultiplexer (1 X 4)</li> <li>Register</li> <li>Block diagram of register</li> <li>Parallel register and shift register</li> <li>Asynchronous 4-bits Binary Counter</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 3                                                         | Data<br>Representation     | <ul> <li>Multiplication and division of two binary numbers</li> <li>Floating point representation</li> <li>Fixed point representation</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 4                                                         | Central<br>Processing Unit | <ul> <li>Error Detection code – (Parity Bit)</li> <li>Introduction Of CPU</li> <li>Major component of CPU</li> <li>General Register Organization</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |

## Bachelor of Computer Application (Semester - 1 and Semester - 2) Saurashtra University Effective from June – 2016

| Effective from June 2010 |              |                                                                 |
|--------------------------|--------------|-----------------------------------------------------------------|
|                          |              | <ul><li>control word</li></ul>                                  |
|                          |              | <ul> <li>Accumulator Register</li> </ul>                        |
|                          |              | Stack Organization                                              |
|                          |              | <ul><li>Register stack</li></ul>                                |
|                          |              | <ul><li>Memory stack</li></ul>                                  |
|                          |              | <ul> <li>Polish notation and reverse polish notation</li> </ul> |
|                          |              | Arithmetic And Logic Unit                                       |
|                          |              | <ul><li>Block diagram of ALU</li></ul>                          |
|                          |              | • Interrupts                                                    |
| 5                        | Input-Output | Memory buses                                                    |
|                          | Organization | Block diagram and function                                      |
|                          |              | <ul> <li>Data Bus, Address Bus and Control lines</li> </ul>     |
|                          |              | Input Output Buses                                              |
|                          |              | Concept of input output interface                               |
|                          |              | • Input Out Processor (IOP)                                     |
|                          |              | Direct Memory Access                                            |
|                          |              | DMA controller                                                  |

Students seminar - 5 Lectures
Expert Talk - 5 Lectures
Students Test - 5 Lectures
Total Lectures 60 + 15 = 75

## **Reference Books:**

- 1. Computer System Architecture By Morris Mano (PHI).
- 2. Digital Logic And Computer Design By Morris Mano.
- 3. Digital Computer Electronics By Malvino And Leach.

## Hands On (Not to be asked in examination):

- Instruction Formats - Simulator Base Program